#### DAY 1 - 111 DAYS VERIFICATION CHALLENGE

Topic: Flip Flop & Latches

Skill: Digital Electronics

DAY 1 CHALLENGE:

### 1. Explain functioning of JK & SR Flip Flop

JK Flip Flop:

| Q | J | K | $Q_{(t+1)}$ |
|---|---|---|-------------|
| 0 | 0 | 0 | 0           |
| 0 | 0 | 1 | 0           |
| 0 | 1 | 0 | 1           |
| 0 | 1 | 1 | 1           |
| 1 | 0 | 0 | 1           |
| 1 | 0 | 1 | 0           |
| 1 | 1 | 0 | 1           |
| 1 | 1 | 1 | 0           |

characteristic equation:  $Q_{(t+1)} = JQ' + K'Q$ 

SR Flip Flop:

| Q | S | R | $Q_{(t+1)}$ |
|---|---|---|-------------|
| 0 | 0 | 0 | 0           |
| 0 | 0 | 1 | 0           |
| 0 | 1 | 0 | 1           |
| 0 | 1 | 1 | -           |
| 1 | 0 | 0 | 1           |
| 1 | 0 | 1 | 0           |
| 1 | 1 | 0 | 1           |
| 1 | 1 | 1 |             |

Characteristic equation :  $Q_{(t+1)} = S + R'Q$ 

### 2. Difference between Flip Flop & Latch

A latch is level-triggered, meaning it allows input to affect the output when the enable signal is active (high or low). In contrast, a flip-flop is edge-triggered, changing state only at the rising or falling edge of the clock signal. Latches can change state as long as the enable signal is active, making them sensitive to input changes during this period, while flip-flops change state only at specific clock edges, providing better timing control. Flip-flops always have a clock signal and can be asynchronous or synchronous, whereas latches do not have such classifications and may not rely on a clock signal.

#### 3. Why are latches faster than flip-flops?

Latches are generally faster than flip-flops because they are level-triggered, meaning they can respond to changes in input continuously as long as the enable signal is active. This allows latches to propagate input changes to the output without waiting for a clock edge. In contrast, flip-flops are edge-triggered and only update their state on the rising or falling edge of the clock signal, which inherently adds a timing delay since they wait for a specific clock transition to occur.

### 4. Explain the use of:

#### Flip Flop

- **Data Storage:** Used in memory elements like registers.
- **Counters:** Essential in constructing binary counters for counting operations.
- **Shift Registers**: Facilitate data transfer by shifting data in or out bit by bit.
- Frequency Division: Divide the frequency of clock signals for timing applications.
- State Machines: Implement state machines for sequential logic control.

#### Latch

- **Temporary Data Storage**: Used in devices like buffers and registers to hold data temporarily.
- **Data Synchronization**: Helps in synchronizing data between different parts of a circuit.
- Level Sensitive Applications: Employed where level-triggered operations are needed instead of edge-triggered.

### 5. Why is the Gated SR Flip Flop called Asynchronous Latch?

A Gated SR Flip Flop is called an asynchronous latch because it operates based on an enable (EN) signal instead of a clock signal. When the enable signal is active, the latch immediately responds to changes in the Set and Reset inputs, making it level-sensitive. This immediate response to input changes, without waiting for a clock edge, characterizes it as asynchronous

# 6. Implement D-FF using NAND Gate



## 7. Design D-FF using 2:1 MUX.

